首页> 外文会议>IEEE International Confernece on Computer Design >The Salvage Cache: A fault-tolerant cache architecture for next-generation memory technologies
【24h】

The Salvage Cache: A fault-tolerant cache architecture for next-generation memory technologies

机译:Salvage缓存:下一代存储器技术的容错缓存架构

获取原文

摘要

There has been much work on the next generation of memory technologies such as MRAM, RRAM and PRAM. Most of these are non-volatile in nature, and compared to SRAM, they are often denser, just as fast, and have much lower energy consumption. Using 3-D stacking technology, it has been proposed that they can be used instead of SRAM in large level 2 caches prevalent in today's microprocessors. However, one of the key challenges in the use of these technologies, such as MRAM, is their higher fault probabilities arising from the larger process variation, defects in its fabrication, and the fact that the cache is much larger. This seriously affect yield. In this paper, we propose a fault resilient set associative cache architecture which we called the salvage cache. In the salvage cache, a faulty cache block is sacrificed and used to repair faults found in other blocks. We will describe in detail the architecture of the salvage cache as well as provide results of yield simulations that show that a much higher yield can be achieved viz-a-viz other fault tolerant techniques. We will also show the performance savings that arise from the use of a large next-generation L2 cache.
机译:下一代内存技术有很多工作,如MRAM,RRAM和PRAM。大多数这些都是非易失性的,与SRAM相比,它们通常更加密集,就像快速,并且能耗更低。使用3-D堆叠技术,已经提出了它们可以在当今微处理器中的大型2缓存中使用而不是SRAM。然而,使用这些技术(例如MRAM)的主要挑战之一是他们从较大的过程变化,制造缺陷产生的更高的故障概率,以及缓存更大的事实。这严重影响了产量。在本文中,我们提出了一个故障弹性集关联缓存体系结构,我们称之为Salvage缓存。在Salvage缓存中,牺牲了故障的缓存块并用于修复其他块中的故障。我们将详细描述Salvage缓存的架构以及提供产量模拟的结果,表明可以实现更高的产量Viz-A-VIZ其他容错技术。我们还将显示使用大型下一代L2缓存所产生的性能节省。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号