首页> 外文会议>IEEE International Confernece on Computer Design >Low-Overhead Error Detection for Networks-on-Chip
【24h】

Low-Overhead Error Detection for Networks-on-Chip

机译:网络上的低开销错误检测

获取原文

摘要

In the current deep sub-micron age, interconnect reliability is a subject of major concern, and is crucial for a successful product. Coding is a widely-used method to achieve communication reliability, which can be very useful in a Network-on-Chip (NoC). A key challenge for NoC error detection is to provide a defined detection level, while minimizing the number of redundant parity bits, using small encoder and decoder circuits, and ensuring shortest path routing. We present Parity Routing (PaR), a novel method to reduce the number of redundant bits transmitted. PaR exploits NoC path diversity to reduce the number of redundant parity bits. Our analysis shows that, for example, on a 4×4 NoC with a demand of one parity bit, PaR reduces the redundant information transmitted by 75%, and the savings increase asymptotically to 100% with the size of the NoC. In addition, we show that PaR can yield power savings due to the reduced number of bit transmissions and simple decoding process. Furthermore, PaR utilizes low complexity, small-area circuits.
机译:在当前的深层微米年龄中,互连可靠性是主要关注的主题,对于成功产品至关重要。编码是一种广泛使用的方法,可以实现通信可靠性,这在片上芯片(NOC)中非常有用。 NOC错误检测的关键挑战是提供定义的检测级别,同时使用小型编码器和解码器电路最小化冗余奇偶校验位的数量,并确保最短路径路由。我们呈现奇偶校验路由(PAR),一种降低发送的冗余比特数量的新方法。参见noc路径分集以减少冗余奇偶校验位数。我们的分析表明,例如,在4×4个NOC与一个奇偶校验位的需求上,PAR减少了75%传输的冗余信息,并且节省增加了100%,随着NOC的大小而增加到100%。此外,我们表明,由于比特传输数量减少和简单的解码过程,PAR可以节省功率。此外,具利用低复杂性,小区域电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号