首页> 外文会议>Computer Design, 2009. ICCD 2009 >Low-overhead error detection for Networks-on-Chip
【24h】

Low-overhead error detection for Networks-on-Chip

机译:片上网络的低开销错误检测

获取原文

摘要

In the current deep sub-micron age, interconnect reliability is a subject of major concern, and is crucial for a successful product. Coding is a widely-used method to achieve communication reliability, which can be very useful in a network-on-chip (NoC). A key challenge for NoC error detection is to provide a defined detection level, while minimizing the number of redundant parity bits, using small encoder and decoder circuits, and ensuring shortest path routing. We present parity routing (PaR), a novel method to reduce the number of redundant bits transmitted. PaR exploits NoC path diversity to reduce the number of redundant parity bits. Our analysis shows that, for example, on a 4×4 NoC with a demand of one parity bit, PaR reduces the redundant information transmitted by 75%, and the savings increase asymptotically to 100% with the size of the NoC. In addition, we show that PaR can yield power savings due to the reduced number of bit transmissions and simple decoding process. Furthermore, PaR utilizes low complexity, small-area circuits.
机译:在当前的亚微米时代,互连可靠性一直是主要关注的问题,对于成功的产品至关重要。编码是一种用于实现通信可靠性的广泛使用的方法,该方法在片上网络(NoC)中​​非常有用。 NoC错误检测的关键挑战是提供定义的检测级别,同时使用小型编码器和解码器电路,同时最大限度地减少冗余奇偶校验位的数量,并确保最短的路径路由。我们提出了奇偶校验路由(PaR),这是一种减少传输的冗余位数的新颖方法。 PaR利用NoC路径分集来减少冗余奇偶校验位的数量。我们的分析表明,例如,在4个No.4 NoC和一个奇偶校验位的需求下,PaR将传输的冗余信息减少了75%,并且随着大小的增加,节省量逐渐增加到100% NoC。此外,我们证明,由于减少了比特传输的数量和简化了解码过程,PaR可以节省功率。此外,PaR利用了低复杂度,小面积的电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号