首页> 外文会议>IEEE International Conference on Computer Design >Multi-level wordline driver for low power SRAMs in nano-scale CMOS technology
【24h】

Multi-level wordline driver for low power SRAMs in nano-scale CMOS technology

机译:用于纳米级CMOS技术的低功耗SRAM的多级字体驱动器

获取原文

摘要

In this paper, a multi-level wordline driver scheme is presented to improve SRAM read and write stability while lowering power consumption during hold operation. The proposed circuit applies a shaped wordline voltage pulse during read mode and a boosted wordline pulse during write mode. During read, the applied shaped pulse is tuned at nominal voltage for short period of time, whereas for the remaining access time, the wordline voltage is reduced to a lower level. This pulse results in improved read noise margin without any degradation in access time which is explained by examining the dynamic and nonlinear behavior of the SRAM cell. Furthermore, during hold mode, the wordline voltage starts from a negative value and reaches zero voltage, resulting in a lower leakage current compared to conventional SRAM. Our simulations using TSMC 65nm process show that the proposed wordline driver results in 2X improvement in static read noise margin while the write margin is improved by 3X. In addition, the total leakage of the proposed SRAM is reduced by 10% while the total power is improved by 12% in the worst case scenario of a single SRAM cell. The total area penalty is 10% for a 128Kb standard SRAM array.
机译:在本文中,提出了一种多级字线驱动器方案,以提高SRAM读写稳定性,同时降低保持操作期间的功耗。所提出的电路在读取模式期间施加形状的字线电压脉冲和写入模式期间的升压字线脉冲。在读取期间,施加的形状脉冲在短时间内以标称电压调谐,而对于剩余的访问时间,字线电压降低到较低级别。该脉冲导致通过检查SRAM单元的动态和非线性行为来解释的访问时间内没有任何劣化的读取噪声余量。此外,在保持模式期间,字线电压从负值开始并达到零电压,导致与传统SRAM相比较低的漏电流。我们的模拟使用TSMC 65NM进程显示,所提出的字纹驱动器导致静态读取噪声距离的2倍改善,而写余量得到3倍。此外,所提出的SRAM的总泄漏减少了10%,而单个SRAM细胞的最坏情况下,总功率提高了12%。对于128KB标准SRAM阵列,总面积罚款为10%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号