首页> 外文会议>International Symposium on Defect and Fault-Tolerance in VLSI Systems >Novel On-CMp Clock Jitter Measurement Scheme For High Performance Microprocessors
【24h】

Novel On-CMp Clock Jitter Measurement Scheme For High Performance Microprocessors

机译:高性能微处理器的新型型CMP时钟抖动测量方案

获取原文

摘要

In this paper we present an on-chip clock jitter digital measurement scheme for high performance microprocessors. The scheme enables in-situ jitter measurement of the clock distribution network during the test or the debug phase. It provides very high measurement resolution, despite the possible presence of power supply noise (constituting a major cause of clock jitter) affecting itself. The resolution is higher than a minisized inverter input-output delay, and can on principle be further increased, at some additional costs in terms of area overhead and power consumption. In this paper, a resolution of the 1.8% of the clock period is achieved with limited area and power costs.
机译:在本文中,我们为高性能微处理器提供了一种片上时钟抖动数字测量方案。该方案在测试期间或调试阶段,使时钟分配网络的原位抖动测量。尽管存在电源噪声(构成时钟抖动的主要原因),但它提供了非常高的测量分辨率。该分辨率高于分别的逆变器输入 - 输出延迟,并且原则上可以进一步增加,在面积开销和功耗方面,在一些额外的成本下。在本文中,通过有限的区域和功率成本实现了1.8%的时钟周期的分辨率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号