首页> 外文会议>International Symposium on Defect and Fault-Tolerance in VLSI Systems >Design and Evaluation of a Timestamp-Based Concurrent Error Detection Method (CED) in a Modern Microprocessor Controller
【24h】

Design and Evaluation of a Timestamp-Based Concurrent Error Detection Method (CED) in a Modern Microprocessor Controller

机译:现代微处理器控制器中的时间戳基同时误差检测方法(CED)的设计与评估

获取原文

摘要

This paper presents a concurrent error detection technique for the control logic of a modern microprocessor. Our method is based on execution time prediction for each instruction executing in the processor To evaluate the proposed method, we use a superscalar, dynamically-scheduled, out-of-order, Alpha-like microprocessor, on which we execute SPEC2000 integer benchmarks and we consider the coverage and the detection latency for faults in the scheduler module of the microprocessor controller. Experimental results show that through this method, a large percentage of control logic faults can be detected with low latency during normal operation of the processor.
机译:本文提出了一种用于现代微处理器的控制逻辑的并发错误检测技术。我们的方法基于对处理器中执行的每个指令的执行时间预测来评估所提出的方法,我们使用Superscalar,动态预定,无序,alpha样微处理器,我们在其中执行Spec2000整数基准测试和我们考虑微处理器控制器调度模块中的故障的覆盖范围和检测延迟。实验结果表明,通过这种方法,可以在处理器的正常操作期间以低延迟检测到大百分比的控制逻辑断层。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号