首页> 外文会议>International Workshop on Integrated Circuit and System Design: Power and Timing Modeling, Optimization and Simulation >A Clock Generator Driven by a Unified-CBiCMOS Buffer Driver for High Speed and Low Energy Operation
【24h】

A Clock Generator Driven by a Unified-CBiCMOS Buffer Driver for High Speed and Low Energy Operation

机译:由统一CBICMOS缓冲器驱动器驱动的时钟发生器,用于高速和低能量操作

获取原文

摘要

A new operation mode for a lateral unified-complementary BiCMOS (hereafter abbreviated as U-CBiCMOS) buffer driver based on a partially depleted CMOS/SOI process is proposed. The scheme utilizes a gated npn or pnp BJT inherent to a n- or p-channel MOSFET. Forward current is applied to the base terminal of the channel MOSFET, with a normal pull-up or pull-down MOSFET as a current source, where each drain terminal is connected to the corresponding base terminal of the buffer. A new logic scheme is designed to feed an input signal to the gates of the pull-up and pull-down MOSFETs, rather than to those of the n- and p-channel MOSFETs as in our previous work, while also keeping both the n- and p-channel MOSFETs inactive and activating either the lateral npn or pnp BJT. A clock generator composing of the ring oscillator with a 21-stage CMOS inverter driven by the U-CBiCMOS buffer driver is designed. Circuit simulation using 0.35μm BSIM3v3 model parameters for the MOSFETs and a current gain of β_F = 100 for the BJTs revealed the speed of the U-CBiCMOS buffer driver to be more than 4 times faster than that of an equivalent 4-stage CMOS (4SCMOS) inverter designed on the basis of logical effort for driving a load capacitance of 1.417 pF at V_(dd) = 1 V.
机译:提出了一种基于部分耗尽的CMOS / SOI进程的横向统一互补BICMOS(以下缩写为U-CBICMOS)缓冲器驱动器的新操作模式。该方案利用固有的NPN或PNP BJT固有的N-或P沟道MOSFET。向前电流被施加到信道MOSFET的基站,用正常的上拉或下拉MOSFET作为电流源,其中每个漏极端子连接到缓冲器的相应基站。一种新的逻辑方案旨在将输入信号馈送到上拉和下拉MOSFET的栅极,而不是如我们之前的工作中的N和P沟道MOSFET的输入信号,同时也保持了n - 和P沟道MOSFET无效并激活横向NPN或PNP BJT。设计了具有由U-CBICMOS缓冲器驱动器驱动的21级CMOS逆变器的环形振荡器的时钟发生器组成。使用0.35μm的电路仿真对MOSFET的模型参数和BJT的β_F= 100的电流增益显示U-CBICMOS缓冲器驱动器的速度比等效的4级CMOS(4Scmos)的速度快4倍以下)逆变器根据逻辑工作而设计,以在V_(DD)= 1 V的逻辑工作的基础上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号