首页> 外文会议>Annual Conference on Frontiers in Education >Work in Progress - A Rapid Design Methodology for FPGA-based Processor Platform Design Education
【24h】

Work in Progress - A Rapid Design Methodology for FPGA-based Processor Platform Design Education

机译:正在进行中的工作 - 基于FPGA的处理器平台设计教育的快速设计方法

获取原文

摘要

A rapid register-transfer level (RTL) embedded processor platform design methodology that is included an educational tool for a special topic is introduced. In the special topic, rapid digital system design from digital fundamentals to processor platforms is practiced using a top-down design methodology with both Verilog hardware description language (HDL) and VHDL. In addition, all of the RTL design and verification processes can be rapidly and systematically performed through the methodology. Furthermore, a hierarchical RTL post-simulation verification methodology and a supporting tool can provide a rapid, flexible, and affordable verification environment for the field-programmable gate array (FPGA)-based embedded processor platform developed in the classroom. This methodology will lead to the rapid development of embedded processor platforms for use in academia.
机译:介绍了一种快速的寄存器传输级别(RTL)嵌入式处理器平台设计方法,其中包括特殊主题的教育工具。在特殊主题中,使用与Verilog硬件描述语言(HDL)和VHDL的自上而下的设计方法,从数字基础上从数字基础到处理器平台的快速数字系统设计。此外,所有RTL设计和验证过程都可以通过方法快速和系统地进行。此外,分层RTL后模拟验证方法和支持工具可以为在教室中开发的现场可编程门阵列(FPGA)的现场可编程门阵列(FPGA)提供的快速,灵活和实惠的验证环境。这种方法将导致嵌入式处理器平台的快速发展,用于学术界。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号