首页> 外文会议>International Conference on Quality Software >Principles of timing anomalies in superscalar processors
【24h】

Principles of timing anomalies in superscalar processors

机译:超卡处理器时序异常原则

获取原文

摘要

The counter-intuitive timing behavior of certain features in superscalar processors that cause severe problems for existing worst-case execution time analysis (WCET) methods is called timing anomalies. In this paper, we identify structural sources potentially causing timing anomalies in superscalar pipelines. We provide examples for cases where timing anomalies can arise in much simpler hardware architectures than commonly supposed (i.e., even in hardware containing only in-orderfunctional units). We elaborate the general principle behind timing anomalies and propose a general criterion (resource allocation criterion) that provides a necessary (but not sufficient) condition for the occurrence of timing anomalies in a processor. This principle allows to state the absence of timing anomalies for a specific combination of hardware and software and thus forms a solid theoretic foundation for the time-predictable execution of real-time software on complex processor hardware.
机译:Superscalar处理器中某些功能的反向直观时序行为,对现有最坏情况执行时间分析(WCET)方法导致严重问题称为时序异常。在本文中,我们识别可能导致超高达管道中的时序异常的结构源。我们提供了用于在更简单的硬件架构中出现的情况的例子,而不是通常被认为(即,即使在包含仅在始终处的硬件中)。我们详细说明了时序异常背后的一般原则,并提出了一种提供了一个必要的(但不足)条件的一般标准(资源分配标准),用于发生处理器中的定时异常。这一原理允许说明对硬件和软件的特定组合的缺乏定时异常,从而为复杂处理器硬件上的实时软件的时间可预测执行来形成稳定的理论基础。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号