首页> 外文会议>IEEE VLSI Test Symposium >Logic BIST Using Constrained Scan Cells
【24h】

Logic BIST Using Constrained Scan Cells

机译:使用受限扫描单元的逻辑BIST

获取原文

摘要

This paper presents a novel scan cell based control point insertion technique which eliminates timing degradation of conventional control points in built-in self test (BIST) applications. In this approach, control points are encoded into scan chains. Observation points are applied to enhance fault coverage. At each phase, a set of control points are activated to detect a set of target faults. Compared to conventional test point insertion, scan cell based control points improve controllability of the core logic without compromising timing performance of circuit under test (CUT). Experimental results show that close to stuck-at fault coverage by automatic test pattern generation (ATPG) can be achieved by our BIST method.
机译:本文介绍了一种基于扫描单元的控制点插入技术,其消除了内置自测(BIST)应用中的传统控制点的定时劣化。在这种方法中,控制点被编码为扫描链。应用观察点以增强故障覆盖范围。在每个阶段,激活一组控制点以检测一组目标故障。与传统的测试点插入相比,基于扫描单元的控制点改善了核心逻辑的可控性,而不会影响被测电路的时序性能(切割)。实验结果表明,通过自动测试模式生成(ATPG)可以通过我们的BIST方法实现接近卡住故障覆盖。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号