首页> 外文会议>ASYNC 2004 >A channel based asynchronous low power high performance standard-cell based sequential decoder implemented with QDI templates
【24h】

A channel based asynchronous low power high performance standard-cell based sequential decoder implemented with QDI templates

机译:一种基于信道的异步低功耗高性能标准单元基于QDI模板实现的顺序解码器

获取原文

摘要

This work presents the design of a channel-based asynchronous sequential decoder implemented with quasi-delay-insensitive templates. The Powermill/spl copy/ simulation results in TSMC 0.25 CMOS technology show that the circuit runs at 430MHz and consumes 32mW. Techniques to effectively partition and implement the top-level design, the implementation of fast shift registers, memories, and various other structures are discussed. Compared to a previously designed synchronous Fano decoder, the asynchronous version consumes 1/3 the power and runs at 2.15 times the speed assuming standard process normalization. The design also highlights the introduction of a standard-cell library and back-end design flow for asynchronous designs based on PCHB templates.
机译:该工作介绍了使用准延迟不敏感模板实现的基于频道的异步顺序解码器的设计。 TSMC 0.25 CMOS技术的PowerMILL / SPL复印/仿真结果表明,电路以430MHz运行并消耗32MW。讨论了有效地分区和实现顶级设计的技术,讨论了快速移位寄存器,存储器和各种其他结构的实现。与先前设计的同步FANO解码器相比,异步版本消耗了1/3的电源,并在假设标准过程归一化的速度下运行2.15倍。该设计还强调了基于PCHB模板的异步设计的标准单元库和后端设计流程。

著录项

  • 来源
    《ASYNC 2004》|2004年||共11页
  • 会议地点
  • 作者

    author_name/;

  • 作者单位
  • 会议组织
  • 原文格式 PDF
  • 正文语种
  • 中图分类 TN702-53;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号