首页> 外文会议>Workshop on Embedded Systems for Real-Time Multimedia >MARTE based modeling approach for Partial Dynamic Reconfigurable FPGAs
【24h】

MARTE based modeling approach for Partial Dynamic Reconfigurable FPGAs

机译:基于MARTE部分动态可重构FPGA的建模方法

获取原文
获取外文期刊封面目录资料

摘要

As System-on-Chip (SoC) architectures become pivotal for designing embedded systems, the SoC design complexity continues to increase exponentially necessitating the need to find new design methodologies. In this paper we present a novel SoC co-design methodology based on Model Driven Engineering using the MARTE (Modeling and Analysis of Real-time and Embedded Systems) standard. This methodology is utilized to model fine grain reconfigurable architectures such as FPGAs and extends the standard to integrate new features such as Partial Dynamic Reconfiguration supported by modern FPGAs. The goal is to carry out modeling at a high abstraction level expressed in UML (Unified Modeling Language) and following transformations of these models, automatically generate the code necessary for FPGA implementation.
机译:由于片上系统(SOC)架构成为设计嵌入式系统的关键,SoC设计复杂性继续增加,这需要找到新的设计方法。本文介绍了一种基于模型驱动工程的新型SOC协同设计方法,使用MARTE(建模和实时和嵌入式系统)标准。该方法用于建模精细谷物可重新配置架构,例如FPGA,并扩展标准以集成新的功能,例如现代FPGA支持的部分动态重新配置。目标是在UML(统一建模语言)中表达的高抽象级别和这些模型的转换中进行建模,自动生成FPGA实现所需的代码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号