首页> 外文会议>IEEE International Conference on Application-Specific Systems, Architectures, and Processors >A Design Methodology for Hardware Acceleration of Adaptive Filter Algorithms in Image Processing
【24h】

A Design Methodology for Hardware Acceleration of Adaptive Filter Algorithms in Image Processing

机译:图像处理中自适应滤波器算法硬件加速的设计方法

获取原文

摘要

Massively parallel processor array architectures can be used as hardware accelerators for a plenty of dataflow dominant applications. Bilateral filtering is an example of a state-of-the-art algorithm in medical imaging, which falls in the class of 2D adaptive filter algorithms. In this paper, we propose a semi-automatic mapping methodology for the generation of hardware accelerators for such a generic class of adaptive filtering applications in image processing. The final architecture deliver similar synthesis results as a hand-tuned design.
机译:大规模并行处理器阵列架构可用作硬件加速器,用于大量数据流占主导地位应用程序。双侧滤波是医学成像的最先进算法的示例,其落入2D自适应滤波器算法的类中。在本文中,我们提出了一种半自动映射方法,用于生成用于在图像处理中的这种通用类自适应滤波应用的硬件加速器。最终建筑将类似的合成结果作为手动调整设计提供。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号