首页> 外文会议>Interantional Conference on ASIC >VLSI Design of Bit-Retimed and Pipelined Digital Recursive Filters
【24h】

VLSI Design of Bit-Retimed and Pipelined Digital Recursive Filters

机译:位重新定位和流水线数字递送过滤器的VLSI设计

获取原文

摘要

This paper suggests a bit-level retime and pipelining (BRP) technique that improves the area-time-power performance of digital recursive filters. The technique is based on the fast bit-retiming technique proposed earlier. The example shows that BRP based filter is 44% smaller, 22% faster and consumes 12% less power than a non-retimed equivalent.
机译:本文表明了一种比特级重温和流水线(BRP)技术,提高了数字递归滤波器的区域时间功率性能。该技术基于前面提出的快速位重试技术。该示例表明,基于BRP的滤波器比非重新定位等效相比,BRP基于BRP的滤波器较小,22%更快。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号