首页> 外文会议>IEEE International Workshop on System-on-Chip for Real-Time Applications >A High Speed Multi -Input Comparator with Clocking-Charge Based for Low-Power Systems
【24h】

A High Speed Multi -Input Comparator with Clocking-Charge Based for Low-Power Systems

机译:具有基于低功耗系统的带钟充电的高速多量比较器

获取原文

摘要

Currently, a comparison function has been widely used for discrete signal processing. In this study, a novel comparison-cell is presented based on clocking concept. The advantages are that the circuit complexity can be largely reduced and the delay time becomes shorter. The prototype cell is designed for 4-bit comparison cell using Spice simulator. As comparisons with CMOS base, the complexity of proposed cell is reduced to one-third, and the circuit delay can be shortened to half. With a regular design, the prototype of 4 × 6 comparison circuit is implemented based on 4-bit basic cell. The chip core is about 0.9mm{sup}2 using UMC 0.5μm process.
机译:目前,比较函数已广泛用于离散信号处理。在本研究中,基于时钟概念呈现了一种新颖的比较单元。优点在于电路复杂性可以大大降低,延迟时间变短。使用Spice Simulator设计了原型单元专为4位比较单元设计。随着与CMOS基础的比较,所提出的电池的复杂性降低到三分之一,电路延迟可以缩短到一半。通过常规设计,基于4位基本单元实现4×6比较电路的原型。芯片核心使用UMC0.5μm工艺约为0.9mm {sup} 2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号