首页> 外文会议>IFIP TC10/WG10.5 international conference on very large scale integration of systems-on-chip >Abstract Communication Model and Automatic Interface generation for IP integration in Hardware/Software Co-design
【24h】

Abstract Communication Model and Automatic Interface generation for IP integration in Hardware/Software Co-design

机译:抽象通信模型和硬件/软件共同设计中IP集成的自动接口生成

获取原文

摘要

The use of standard languages like VHDL and C for the description of hardware and software IP has became a common practice. Despite this, these languages, specially the hardware description languages lack constructs that allow the IP designer to develop highly re-usable IP blocks. In this paper is described an abstract communication mechanism that uses extensions to the VHDL language, communication library for software and automatic interface generation for the easy integration of IP modules.
机译:使用像VHDL和C这样的标准语言,用于硬件和软件IP的描述已经成为常见的做法。尽管如此,这些语言,特别是硬件描述语言缺少构造,允许IP设计者开发高可用的IP块。本文描述了一种抽象的通信机制,它使用扩展到VHDL语言,用于软件和自动接口生成的通信库,以便轻松集成IP模块。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号