首页> 外文会议>Asian Test Symposium >An access timing measurement unit of embedded memory
【24h】

An access timing measurement unit of embedded memory

机译:嵌入式内存的访问时序测量单元

获取原文

摘要

As the deep sub-micron techniques evolving, embedded memories are dominating the yield, while the testing and measurement issues are more difficult due to the access limitations. To solve the testing problem, BIST circuits are developed for testing the functionality of embedded memory, but not for the AC parameters. Based on the dual-slope principle, a new memory access time measurement unit for embedded memories with separate time-to-voltage and voltage- to-time architecture is proposed in this paper to achieve at-speed measurement with 50ps resolution, where the measurement error is smaller than one LSB, and the linearity error is 1.19%. In conjunction with the March-based BIST circuit, the chip area is 262×92 μm{sup}2 under 0.35μm 2P4M CMOS process.
机译:随着深度亚微米技术的发展,嵌入的存储器占据了产量,而测试和测量问题由于访问限制而言更加困难。为了解决测试问题,开发了BIST电路用于测试嵌入式内存的功能,但不适用于AC参数。基于双斜率原理,在本文中提出了一种具有单独的时间到电压和电压架构的嵌入存储器的新存储器访问时间测量单元,以实现具有50ps分辨率的速度测量,其中测量误差小于一个LSB​​,线性误差为1.19%。结合基于3月的BIST电路,芯片面积为262×92μm{sup} 2在0.35μm2p4mcmos工艺下。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号