首页> 外文会议>IEEE VLSI Test Symposium >Flash memory disturbances: modeling and test
【24h】

Flash memory disturbances: modeling and test

机译:闪存干扰:建模和测试

获取原文

摘要

Non Volatile Memories (NVMs) can undergo different types of disturbances. These disturbances are particular to the technology and the cell structure of the memory element. In this paper; we develop a coupling fault model that appropriately models disturbances in Flash memories that use floating gate transistor as their core memory element. We describe the behavior of faulty cells under different fault models and how their characteristics change under each model. We demonstrate the inappropriateness of conventional march algorithms for testing flash memories and present a procedure to derive Pseudo-algorithms that can be used in testing flash memories. In addition we present an efficient test that detects these disturbances under different fault models developed in this paper.
机译:非易失性存储器(NVM)可以接受不同类型的干扰。这些干扰特别是存储元件的技术和电池结构。在本文中;我们开发一种耦合故障模型,适当地模拟使用浮栅晶体管作为其核心存储元件的闪存中的扰动。我们描述了在不同故障模型下的错误细胞的行为以及它们在每个模型下的特性如何变化。我们展示了传统3月算法的不恰当性,用于测试闪存的测试,并呈现可用于测试闪存的伪算法的过程。此外,我们提出了一种有效的测试,可测量在本文开发的不同故障模型下检测这些干扰。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号