首页> 外文会议>IEEE VLSI Test Symposium >High-level crosstalk defect simulation for system-on-chip interconnects
【24h】

High-level crosstalk defect simulation for system-on-chip interconnects

机译:用于系统片上互连的高级串扰缺陷仿真

获取原文

摘要

For system-on-chips (SoC) using deep submicron (DSM) technologies, interconnects are becoming critical determinants for performance and reliability. Buses and long interconnects are susceptible to crosstalk defects and may lead to functional and timing failure. Hence, testing for crosstalk errors on interconnects and buses in a SoC has become critical. To facilitate development of new crosstalk test methodologies and to efficiently evaluate crosstalk defect coverage for existing tests, there is a need for efficient crosstalk defect coverage analysis techniques. In this paper, we present an efficient high-level crosstalk defect simulation methodology. By using a novel high-level DSM error model for the interconnects, together with HDL models for the cores, our methodology enables fast crosstalk defect simulation to be conducted at high level. We validate the high-level interconnect DSM error model by comparing its outputs with HSPICE simulation results. The fast and accurate high-level crosstalk defect simulation methodology will enable evaluation and exploration of new crosstalk test techniques, as well as existing tests, leading to the development of low-cost crosstalk test.
机译:对于使用深亚微米(DSM)技术的系统上芯片(SOC),互连正成为性能和可靠性的关键决定因素。公共汽车和长互连易受串扰缺陷的影响,可能导致功能和定时失败。因此,在SoC中的互连和总线上测试串扰错误已经变得至关重要。为了便于开发新的串扰测试方法,并有效地评估现有测试的串扰缺陷覆盖,需要有效的串扰缺陷覆盖分析技术。在本文中,我们提出了一种有效的高级串扰缺陷仿真方法。通过使用用于互连的新型高级DSM误差模型,与核心的HDL模型一起,我们的方法能够在高级进行快速串扰缺陷仿真。我们通过将其输出与HSPICE仿真结果进行比较来验证高级互连DSM错误模​​型。快速准确的高级串扰缺陷仿真方法将使新的串扰测试技术以及现有的测试来实现评估和探索,从而导致低成本串扰测试的开发。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号