首页> 外文会议>Annual IEEE International ASIC/SOC Conference >On-chip segmented Bus: a self-timed approach
【24h】

On-chip segmented Bus: a self-timed approach

机译:片上分段总线:自定时方法

获取原文

摘要

Bus structure is one of the important issues within the present day system-on-chip design paradigm. Speed and power consumption characteristics of a bus-based device are highly dependent on the bus organization. We propose a segmented bus architecture which shows potential for improving both speed and power related figures of a bus-based system. From a globally asynchronous locally synchronous systems perspective, self-timed logic seems appropriate for interconnecting sub-systems operating at different speeds. Hence, inter-module control follows self-timed design rules, whereas modules themselves can be synchronous entities.
机译:总线结构是本日系统片上设计范式内的重要问题之一。总线设备的速度和功耗特性高度依赖于总线组织。我们提出了一个分段的总线架构,其示出了改善基于总线系统的速度和功率相关图的可能性。从全局异步局部同步系统的角度来看,自定时逻辑似乎适合于以不同速度运行的互连。因此,模块间控制遵循自定时的设计规则,而模块本身可以是同步实体。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号