首页> 外文会议>International Conference on Solid-State and Integrated Circuit Technology >Low power optimization of instruction cache based on tag check reduction
【24h】

Low power optimization of instruction cache based on tag check reduction

机译:基于标签检查减少的指令高速缓存的低功耗优化

获取原文

摘要

In the embedded microprocessor based systems, the instruction cache dissipates a large percentage of the system power, since the instruction fetching occurs on nearly every clock cycle. This paper proposes a low power optimization method of instruction cache based on tag check reduction. By using the compiler to denote the loops whose length is less than the instruction cache size and adding some simple logic circuits to control the tag array access, the unnecessary tag checks could be reduced and the instruction cache energy consumption could be saved. Experimental results of the SuperV DSP show that this approach could save 20.1% of instruction cache power consumption, with only 0.69% of area increasing and 0.05% of performance degradation.
机译:在基于嵌入的微处理器的系统中,指令高速缓存耗散了大百分比的系统功率,因为指令提取几乎每个时钟周期。 本文提出了一种基于标签检测的指令高速缓存的低功率优化方法。 通过使用编译器表示长度小于指令高速缓存大小并添加一些简单逻辑电路来控制标签数组访问的循环,可以减少不必要的标签检查,并且可以保存指令高速缓存能量消耗。 Superv DSP的实验结果表明,这种方法可以节省20.1%的指令高速缓存功耗,只有0.69%的面积增加和0.05%的性能下降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号