首页> 外文会议>Interantional Conference on ASIC >Study of test approach for IP cores applicable to SOC designs
【24h】

Study of test approach for IP cores applicable to SOC designs

机译:适用于SOC设计的IP核的试验方法研究

获取原文

摘要

A test approach for testing the Intellectual Property (IP) analog/mixed-signal cores is presented. The proposed procedure comprises a two-phase test design process: an equivalent fault analysis is carried out in the initial phase, then follows with a built-in self-test (BIST) technique based on the weighted sum of selected node voltages. Each phase of the procedure has been validated with example circuits. Besides high fault coverage, the proposed BIST technique only needs an extra testing output pin, and only a single DC stimulus is needed to feed at the primary input of the circuit under test (CUT). Hence, the proposed BIST technique is especially suitable for the testing environment of IP cores.
机译:提出了一种测试知识产权(IP)模拟/混合信号核的测试方法。所提出的过程包括两相测试设计过程:在初始阶段进行等效的故障分析,然后基于所选择的节点电压的加权和的内置自测(BIST)技术跟随。该过程的每个阶段已被示例电路验证。除了高故障覆盖外,所提出的BIST技术还需要额外的测试输出引脚,并且只需要在被测电路的主输入(切割)的电路的初级输入时馈送单个直流刺激。因此,所提出的BIST技术特别适用于IP核的测试环境。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号