首页> 外文会议>IEEE International Conference on Multimedia and Expo >Programmable and low power VLSI architectures for full search motion estimation in multimedia communications
【24h】

Programmable and low power VLSI architectures for full search motion estimation in multimedia communications

机译:可编程和低功耗VLSI架构,用于多媒体通信中的完整搜索运动估计

获取原文

摘要

In this paper a new VLSI architecture for the implementation of an enhanced full-search motion estimator for multimedia terminals is proposed: beyond the usual algorithm, advanced prediction and static priority options are supported to improve the SNR/bit-rate efficiency. The architecture is parametrizable in terms of block size (N) and maximum search area size (p{sub}(max)) (the latter being also programmable in the range [1, p{sub}(max)]) thus permitting the implementation of a family of ICs suitable for QCIF, CIF, 4CIF image formats processing. Two ASICs were realized on a 0.25 μm, 2.5 V, CMOS technology able to process 30 frames/s QCIF, CIF, 4CIF formats with a search area of -16/+15. The resulting CIF and 4CIF ASICs feature a high throughput vs. area efficiency for a small hardware complexity and power consumption. The former, characterized by a core area of 1.6 mm{sup}2, is able to process either QCIF and CIF with a clock frequency of 18 and 72 MHz, respectively, and with an estimated power consumption of about 42 and 170 mW. By exploiting the p programmability, it also processes the QCIF with a clock frequency of about 6 MHz and a power consumption of 15 mW resulting of a great interest for wireless multimedia applications. The 4CIF-ASIC is characterized by a core area of 3.9mm{sup}2 with a clock frequency of 105 MHz.
机译:在本文中,提出了一种新的VLSI架构,用于实现多媒体终端的增强型全部搜索运动估计器:超出通常的算法,支持高级预测和静态优先级选项以提高SNR /比特率效率。架构是参数化的块大小(n)和最大搜索区域大小(p {sub}(max))(后者也在范围[1,p {sub}(max)])中允许实施适用于QCIF,CIF,4CIF图像格式处理的IC系列的IC系列。在0.25μm,2.5 V,CMOS技术中实现了两个ASIC,能够处理30帧/ QCIF,CIF,4CIF格式,其中搜索区域为-16 / + 15。由此产生的CIF和4CIF ASIC具有高吞吐量与区域效率,用于小硬件复杂性和功耗。前者,其特征在于1.6mm {sup} 2的核心区域,能够分别处理QCIF和CIF的QCIF和CIF,分别具有18和72MHz的时钟频率,并且具有约42和170mW的估计功耗。通过利用P可编程性,它还处理QCIF的时钟频率约为6 MHz,而且为无线多媒体应用产生了极大的兴趣,为15 MW的功耗为15 MH。 4CIF-ASIC的特征在于核心区域为3.9mm {sup} 2,时钟频率为105 mHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号