首页> 外文会议>IEEE Vehicular Technology Conference >Design of a novel delayed LMS decision feedback equaliser for HIPERLAN/1 FPGA implementation
【24h】

Design of a novel delayed LMS decision feedback equaliser for HIPERLAN/1 FPGA implementation

机译:HIPERLAN / 1 FPGA实现的新型延迟LMS判定反馈均衡器的设计

获取原文

摘要

This paper presents the investigation of a new equaliser algorithm and architecture optimised for low cost FPGA implementation. The design was performed as part of the ESPRIT WINHOME project and is fully compliant with the European thirdgeneration HIPERLAN/1 wireless LAN standard. The equaliser supports GMSK modulation at an instantaneous transmission data-rate of just under 24 Mbits/s.In this paper the equaliser algorithm and pipelined DLMS DFE architecture is presented. Issues such as signal quantisation, bit and frame synchronisation and frequency offset correction are discussed in detail. The final structure is shown to achieveconsiderable hardware simplification together with improved performance when compared to a standard implementation of the complex LMS equaliser.
机译:本文提出了对低成本FPGA实现优化的新均衡器算法和架构的调查。该设计作为ESPRIT Winhome项目的一部分进行,并完全符合欧洲第三天的HIPERLAN / 1无线LAN标准。均衡器以瞬时传输数据速率支持24 Mbits / s的瞬时传输数据速率支持GMSK调制。本文提出了均衡器算法和流水线DLMS DFE架构。详细讨论了诸如信号量化,比特和帧同步和频率偏移校正之类的问题。与复杂LMS均衡器的标准实现相比,最终结构与改进的性能一起显示在一起,以及改进的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号