首页> 外文会议>International symposium on computer architecture >Area efficient architectures for information integrity in cache memories
【24h】

Area efficient architectures for information integrity in cache memories

机译:区域高效架构,用于缓存记忆中的信息完整性

获取原文

摘要

Information integrity in cache memories is a fundamental requirement for dependable computing. Conventional architectures for enhancing cache reliability using check codes make it difficult to trade between the level of data integrity and the chip area requirement. We focus on transient fault tolerance in primary cache memories and develop new architectural solutions to maximize fault coverage when the budgeted silicon area is not sufficient for the conventional configuration of an error checking code. The underlying idea is to exploit the corollary of reference locality in the organization and management of the code. A higher protection priority is dynamically assigned to the portions of the cache that are more error-prone and have a higher probability of access. The error-prone likelihood prediction is based on the access frequency. We evaluate the effectiveness of the proposed schemes using a trace-driven simulation combined with software error injection using four different fault manifestation models. From the simulation results, we show that for most benchmarks the proposed architectures are effective and area efficient for increasing the cache integrity under all four models.
机译:缓存存储器中的信息完整性是可靠计算的基本要求。用于使用检查代码增强缓存可靠性的传统架构使得难以在数据完整性和芯片面积要求之间进行交易。我们专注于初级缓存存储器中的瞬态容错,并开发新的架构解决方案,以最大化故障覆盖率,当预算硅区域不足以进行错误检查代码的传统配置时。潜在的想法是利用代码的组织和管理中的参考局部性的推论。更高的保护优先级被动态地分配给高速缓存的部分,这更容易出错,并且具有更高的访问概率。容易出错的似然预测基于访问频率。通过使用四种不同的故障表现模型,通过跟踪驱动模拟评估所提出的方案的有效性。从仿真结果来看,我们表明,对于大多数基准,所提出的架构是有效的,并且在所有四个模型下增加高速缓存完整性的区域有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号