首页> 外文会议>IEEE Asia Pacific Conference on ASICs >A 10-bit, 40 Msamples/s cascading folding and interpolating A/D converter with wide range error correction
【24h】

A 10-bit, 40 Msamples/s cascading folding and interpolating A/D converter with wide range error correction

机译:一个10位,40毫念/ s级联折叠和插值A / D转换器,具有宽范围误差校正

获取原文

摘要

This paper describes a 10-bit, 10-Msamples/s CMOS folding and interpolating analog-to-digital converter (F&I ADC). A new cascading architecture is proposed to reduce the number of comparators and power consumption, and to increase input signal bandwidth. To reduce the nonlinear errors in the sample-and-holder (S/H), a charge-pump circuit is used. By using a wide range error correction scheme, the relaxed design of comparators is possible. The ADC was designed using a 0.25 /spl mu/m 1-poly 5-metal CMOS process. It consumes 62 mW at 40 Msamples/s. The INL/DNL is less than 0.5 LSB/0.4 LSB by MATLAB presimulation.
机译:本文介绍了10位,10-MSamples / S CMOS折叠和插值模数转换器(F&I ADC)。建议新的级联架构减少比较器和功耗的数量,并增加输入信号带宽。为了减少样品和保持器(S / H)中的非线性误差,使用电荷泵电路。通过使用宽范围的纠错方案,可以进行轻松的比较设计。使用0.25 / SPL MU / M 1-聚5-金属CMOS工艺设计ADC。它在40毫mW消耗62兆瓦。 MATLAB拟议inl / dnl小于0.5 lsb / 0.4 lsb。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号