首页> 外文会议>ARFTG Conference >Design and analysis of inductors for 60 GHz applications in a digital CMOS technology
【24h】

Design and analysis of inductors for 60 GHz applications in a digital CMOS technology

机译:数字CMOS技术60 GHz应用的电感设计与分析

获取原文

摘要

RFIC designers of on-chip transceivers for 60 GHz applications face the trade-off between lumped and distributed design techniques, due to the on-chip wavelength of approximately 3 mm. This paper demonstrates that the lumped approach is favorable for realizing 60 GHz inductive components in digital CMOS technologies. Advantages in area consumption, Q-factor and the range of achievable component values are shown using simulations and measurements. Simulations of lumped inductors using the electromagnetic field solver HFSS are compared with measurements and different topologies for the lumped inductor are investigated and compared. The measurement results reveal that a planar unshielded topology yields the best inductor quality for 60 GHz circuits in a digital CMOS technology.
机译:片上收发器的RFIC设计人员60 GHz应用程序面临着集直接和分布式设计技术之间的折衷,由于片上波长约为3毫米。本文表明,集总成方法有利于实现数字CMOS技术的60 GHz电感组件。使用模拟和测量显示区域消耗,Q系数和可实现的成分值范围的优点。将使用电磁场溶剂炉HFSS进行混合电感器的模拟与测量结果,并研究了集体电感器的不同拓扑。测量结果表明,平面非屏蔽拓扑结构在数字CMOS技术中为60 GHz电路产生最佳电感质量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号