首页> 外文会议>International Symposium for Testing and Failure Analysis >Analysis of Retention Time Degradation Caused by Electrostatic Potential Variation between Adjacent Bit-line and Adjacent Contact node in DRAM
【24h】

Analysis of Retention Time Degradation Caused by Electrostatic Potential Variation between Adjacent Bit-line and Adjacent Contact node in DRAM

机译:DRAM中相邻位线和相邻接触节点之间的静电势变化引起的保留时间劣化分析

获取原文

摘要

Systematic retention failure related on the adjacent electrostatic potential is studied with sub 20nm DRAM. Unlike traditional retention failures which are caused by gate induced drain leakage or junction leakage, this failure is influenced by the combination of adjacent signal line and adjacent contact node voltage. As the critical dimension between adjacent active and the adjacent signal line and contact node is scaled down, the effect of electric field caused by adjacent node on storage node is increased gradually. In this paper, we will show that the relationship between the combination electric field of adjacent nodes and the data retention characteristics and we will demonstrate the mechanism based on the electrical analysis and 3D TCAD simulation simultaneously.
机译:研究了与邻近静电电位相关的系统保留失败,用Sub 20nm DRAM研究。与由栅极引起的漏极泄漏或结漏引起的传统保留失败不同,该故障受相邻信号线和相邻接触节点电压的组合的影响。随着相邻主动和相邻信号线和接触节点之间的临界尺寸进行缩小,逐渐增加由存储节点上的相邻节点引起的电场的效果。在本文中,我们将展示相邻节点的组合电场与数据保留特性之间的关系,并将展示基于电气分析和3D TCAD模拟的机制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号