首页> 外文会议>International Conference on Algorithms and Architectures for Parallel Processing >HiPAR-DSP: a parallel VLIW RISC processor for real time image processing applications
【24h】

HiPAR-DSP: a parallel VLIW RISC processor for real time image processing applications

机译:HIPAR-DSP:并行VLIW RISC处理器,用于实时图像处理应用程序

获取原文
获取外文期刊封面目录资料

摘要

Derived from a thorough analysis of a wide class of image processing algorithms' properties, a parallel RISC architecture has been developed. The architecture gains performance from data level parallelism as well as from instruction level parallelism. From the beginning of the concept phase, high-level programming capabilities have been one of the major design goals. Thus, there has been a steady interaction between the design of the software development toolkit-optimizing assembler and C++ compiler-and the architecture itself. The RISC-typical register files are one of the most critical elements as well concerning die size and clock frequency as the assembler's ability in VLIW scheduling. Running at 100 MHz (200 mm/sup 2/, 0.35 /spl mu/m CMOS) the processor reaches a sustained performance of more than 2 GOPS for a wide range of image processing algorithms.
机译:从对广泛的图像处理算法进行彻底分析,已经开发了一个并行RISC架构。架构从数据级并行度以及指令级并行性获得性能。从概念阶段开始,高级编程能力一直是主要的设计目标之一。因此,软件开发工具包优化汇编程序和C ++编译器和架构本身的设计之间存在稳定的交互。 RISC典型的寄存器文件是与VLIW调度中的汇编器的能力有关的芯片大小和时钟频率最关键的元素之一。以100 MHz运行(200 mm / sup 2 /, 0.35 / spl mu / m cmos),处理器达到超过2个GOP的持续性能,可用于各种图像处理算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号