首页> 外文会议>Annual Gallium Arsenide Integrated Circuit Symposium >A complementary GaAs PLL clock multiplier with wide-bandwidth and low-voltage operation
【24h】

A complementary GaAs PLL clock multiplier with wide-bandwidth and low-voltage operation

机译:具有宽带宽和低压操作的互补GaAs PLL时钟倍增器

获取原文

摘要

This paper reports a phase-locked loop clock multiplier designed for wide-bandwidth operation at supply voltages of 0.9 V to 1.5 V. Implemented in Motorola's complementary GaAs (CGaAs/sup TM/) process, the target application is the PUMA processor, a multi-chip microprocessor based on the PowerPC instruction set architecture. This system operates on an input system clock of 100-125 MHz, while the processor clock is targeted to run at a frequency of 1 GHz. Phase-locked loop clock multiplication factors of 2 to 16 are supported, while the achievable output frequency ranges from 110 MHz to 775 MHz. The chip utilizes Motorola's 0.7 /spl mu/m CGaAs/sup TM/ process and is entirely implemented with the direct-coupled FET standard cell library developed for the PUMA project. This paper discusses the design and implementation of the clock multiplier. Test results are presented. The design measures 1.4 mm/sub 2/, including the fully integrated passive filter. The core power dissipation is 300 mW at 1.5 V, and 36 mW at 0.9 V.
机译:本文报告了一个锁相环时钟倍增器,用于在摩托罗拉的互补GaAs(CGAAS / SUP TM /)过程中实现的电源电压为0.9 V至1.5 V.在摩托罗拉的互补GaAs(CGAAS / SUP TM /)过程中实现。目标应用是Puma处理器,多-Chip微处理器基于PowerPC指令集架构。该系统在输入系统时钟上运行为100-125 MHz,而处理器时钟被定位以以1GHz的频率运行。锁相循环时钟乘法因子2至16的支持,而可实现的输出频率从110 MHz到775 MHz。该芯片利用摩托罗拉的0.7 / SPL MU / M CGAAS / SUP TM / PROCAIN,并完全使用为PUMA项目开发的直接耦合FET标准单元库。本文讨论了时钟乘法器的设计和实现。提出了测试结果。设计措施1.4毫米/分2 /,包括完全集成的无源滤波器。核心功率耗散为300mW,1.5 V,36兆瓦,0.9V。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号