首页> 外文会议>International Symposium on High-Performance Computer Architecture >Performance evaluation of a cluster-based multiprocessor built from ATM switches and bus-based multiprocessor servers
【24h】

Performance evaluation of a cluster-based multiprocessor built from ATM switches and bus-based multiprocessor servers

机译:从ATM交换机和总线的多处理器服务器构建的基于群集的多处理器的性能评估

获取原文

摘要

We consider a network of workstations (NOW) organization consisting of a number of bus-based multiprocessor servers interconnected by an ATM switch. A shared-memory model is supported by distributed virtual shared memory (DVSM) and this paper focuses on the access penalties incurred by (1) ATM and (2) the DVSM software. First, through detailed architectural simulations we find that while the bandwidth and the latency of the ATM switch fabrics are found to be acceptable, the latency incurred by commercially available ATM interfaces has a first order effect on the performance. We also study the effects of various scheduling policies for the coherence handlers. Our data suggest that since the probability of finding an idle processor within a cluster is high, a good policy is to schedule it there instead of letting an extra compute processor execute coherence handlers. Overall, by adjusting the adaptation layer of ATM to a DVSM system we find that ATM is a promising technology for these kinds of systems.
机译:我们考虑一个由ATM交换机互联的许多总线的多处理器服务器组成的工作站(现在)组织网络。分布式虚拟共享内存(DVSM)支持共享存储模型,本文侧重于(1)ATM和(2)DVSM软件所产生的访问惩罚。首先,通过详细的架构模拟,发现发现了ATM交换机结构的带宽和延迟被发现是可接受的,商业上可用的ATM接口产生的延迟对性能具有一阶效应。我们还研究了各种调度政策对一致性处理者的影响。我们的数据表明,由于在群集中找到空闲处理器的概率很高,因此很好的策略是在那里安排它,而不是让额外的计算处理器执行一致性处理器。总的来说,通过将ATM的适配层调整到DVSM系统,我们发现ATM是对这些系统的有希望的技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号