首页> 外文会议>International Conference on ASIC >Timing verification for two-phase, level-clocked synchronous circuitry
【24h】

Timing verification for two-phase, level-clocked synchronous circuitry

机译:两相,级别时钟同步电路的时序验证

获取原文

摘要

Because the performance requirements of synchronous circuits are higher, many two-phase, level-clocked circuits are designed. Unlike edge-triggered circuits, two-phase and level-clocked circuits must satisfy more complex timing constraints. In the paper, a novel timing verification algorithm is proposed based on the dynamic programming algorithm and is used to performed on some synchronous circuits.
机译:因为同步电路的性能要求更高,所以设计了许多两相电路电路。与边缘触发电路不同,两相和级别时钟电路必须满足更复杂的时序约束。本文基于动态编程算法提出了一种新颖的定时验证算法,并用于在一些同步电路上执行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号