首页> 外文会议>International Conference on ASIC >VLSI implementation of high-speed low power decimation filter for LTE sigma-delta A/D converter application
【24h】

VLSI implementation of high-speed low power decimation filter for LTE sigma-delta A/D converter application

机译:LTE Sigma-Delta A / D转换器应用的高速低功率抽取滤波器的VLSI实现

获取原文

摘要

A high-speed low power decimation filter, as a part of a broadband and high resolution sigma-delta A/D converter, is implemented in SMIC 130nm 1P8M CMOS technology. The decimation filter consists of a comb filter and two half-band filters (HBF). Its power consumption is reduced by adopting poly-phase decomposition technique, multiplierless filter architecture and hardware reusage. With a 500MHz sampling frequency, the decimation filter achieves a signal-to-noise ratio of 63.6dB over 20MHz signal bandwidth, while dissipating 4.8mW and occupying an area of 0.12 mm2.
机译:作为宽带和高分辨率Sigma-Delta A / D转换器的高速低功率抽取滤波器,以SMIC 130nm 1P8M CMOS技术实现。抽取滤波器由梳状滤波器和两个半带滤波器(HBF)组成。通过采用多相分解技术,多平台的过滤器架构和硬件重用,减少了其功耗。采用500MHz采样频率,抽取滤光滤波器在20MHz信号带宽上实现63.6dB的信噪比,同时耗散4.8mW并占据0.12 mm 2 的面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号