首页> 外文会议>Conference on Advanced Research in VLSI >Abacus: a 1024 processor 8 ns SIMD array
【24h】

Abacus: a 1024 processor 8 ns SIMD array

机译:框:1024处理器8 ns sind阵列

获取原文

摘要

Describes the Abacus machine at a number of levels. Presents the microarchitecture of the PE comprising the reconfigurable bit-parallel array, a set of arithmetic and communication primitives, details of the VLSI implementation, and system-level design issues of a high-speed SIMD array. The most concrete goal of the Abacus project was to design and build a machine that could be used by members of the MIT Artificial Intelligence Laboratory for real-time early vision processing. Along the way, we explored several architectural ideas.
机译:在多个级别描述算盘机。介绍PE的微架构,包括可重新配置的位并行阵列,一组算术和通信基元,VLSI实现的细节,以及高速SIMD阵列的系统级设计问题。算盘项目的最具体目标是设计和构建机器,可以由麻省理工学院人工智能实验室成员用于实时早期视觉处理的机器。一路上,我们探讨了几种建筑想法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号