首页> 外文会议>International Conference on VLSI Design >VLSI Architectures for Jacobi Symbol Computation
【24h】

VLSI Architectures for Jacobi Symbol Computation

机译:VLSI架构用于Jacobi符号计算

获取原文

摘要

Jacobi symbol calculation is one of the major computation steps for certain cryptographic algorithms. In this paper, we propose a bit-sliced VLSI architecture for the same, essentially tailored for FPGA implementations that exploits the fast carry chain fabric for realizing the circuit. The architecture was essentially conceived through appropriate configuration of the target FPGA specific primitives to achieve an optimized realization in terms of delay. Our implementation outperforms behaviorally modeled circuit having similar functionality using higher levels of design abstraction, with respect to speed.
机译:Jacobi符号计算是某些加密算法的主要计算步骤之一。在本文中,我们提出了一个相同的VLSI架构,基本上针对用于实现电路的快速携带链面料的FPGA实现来定制。通过适当的目标FPGA特异性原语来实现该架构基本上构思,以在延迟方面实现优化的实现。我们的实现优于具有使用更高级别的设计抽象的相似功能的行为建模电路,相对于速度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号