首页> 外文会议>International Conference on VLSI Design >A Mismatch Resilient 16-Bit 20 MS/s Pipelined ADC
【24h】

A Mismatch Resilient 16-Bit 20 MS/s Pipelined ADC

机译:不匹配弹性16位20 ms / s流水线ADC

获取原文

摘要

In various imaging applications with relaxed Integrated Non-Linearity (INL) requirements, the Commutated Feedback Capacitor Switching (CFCS) technique enables scaling down the sampling capacitors to the thermal limits. The 3.5-bit MDAC architecture combined with CFCS has been envisaged to provide high linearity with power requirement needed for high resolution space imaging applications. In this work, we have discussed various design challenges involved in the design and implementation of the 3.5-bit MDAC with MCS-CFCS architecture. We have proposed various techniques that helps to overcome the linearity constraints at the sub-module, module and chip level. We have designed a 5mm×5mm prototype ADC which consumes 240mW of power (when designed using 1P6M UMC 0.18μm CMOS process). Our design achieves an ENOB of 15.4 bits and FoM of 289 fJ/conversion step. Various design challenges faced during the implementation of the ADC and techniques to overcome them are discussed in details.
机译:在具有宽松集成的非线性(INL)要求的各种成像应用中,换向反馈电容开关(CFCS)技术使得能够将采样电容缩小到热限制。已经设想了3.5位MDAC架构与CFC相结合,以提供高分辨率空间成像应用所需的高线性度。在这项工作中,我们讨论了与MCS-CFCS架构的3.5位MDAC的设计和实现中涉及的各种设计挑战。我们提出了各种技术,有助于克服子模块,模块和芯片电平的线性限制。我们设计了5毫米×5mm的原型ADC,电源240MW(使用1P6M UMC0.18μmCMOS工艺设计)。我们的设计实现了15.4位和289 FJ /转换步骤的FOM的eNOB。详细讨论了在ADC实施过程中面临的各种设计挑战和克服它们的技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号