首页> 外文会议>International Conference on VLSI Design >Leakage-Aware Energy Minimization using Dynamic Voltage Scaling and Cache Reconfiguration in Real-Time Systems
【24h】

Leakage-Aware Energy Minimization using Dynamic Voltage Scaling and Cache Reconfiguration in Real-Time Systems

机译:使用动态电压缩放和实时系统中缓存重新配置的泄漏感知能量最小化

获取原文

摘要

System optimization techniques are widely used to improve energy efficiency as well as overall performance. Dynamic voltage scaling (DVS) is acknowledged to be successful in reducing processor energy consumption. Due to the increasing significance of the memory subsystem's energy consumption, dynamic cache reconfiguration (DCR) techniques are recently proposed at the aim of saving cache subsystem's energy consumption. As the manufacturing technology scales into the order of nanometers, leakage current, both in the processor and cache subsystem, becomes a significant contributor in the overall power dissipation. In this paper, we efficiently integrate processor voltage scaling and cache reconfiguration together that is aware of leakage power to minimize overall system energy consumption. Experimental results demonstrate that our approach outperforms existing techniques by on average 12-23%.
机译:系统优化技术广泛用于提高能效和整体性能。动态电压缩放(DVS)被确认为成功降低处理器能量消耗。由于存储器子系统的能量消耗的重要性越来越重要,最近提出了动态缓存重新配置(DCR)技术,以节省缓存子系统的能量消耗。由于制造技术缩放到纳米的顺序中,处理器和高速缓存子系统中的漏电流成为总功耗中的重要贡献者。在本文中,我们有效地将处理器电压缩放和高速缓冲重新配置集成在一起,了解泄漏功率,以最大限度地减少整体系统能量消耗。实验结果表明,我们的方法平均超过现有技术12-23%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号