首页> 外文会议>Southeastern symposium on systems theory >Implementation and performance evaluation of cellular array multipliers using FPGAs
【24h】

Implementation and performance evaluation of cellular array multipliers using FPGAs

机译:使用FPGA的蜂窝阵列乘法器的实现与性能评估

获取原文

摘要

The design of fast and efficient multipliers is imperative, because of its various applications in many areas of science and engineering. In the light of VLSI technology, it is important for computer hardware designers to be aware of the choices available to them, in selecting an efficient algorithm for their application. High speed cellular-array multipliers have been the logical and affordable improvement compared to the serial-parallel designs. The authors present a detailed discussion on the development of these multiplier algorithms and their FPGA implementations. The various issues involved in the design process are highlighted. The cost-performance comparison of the various cellular array multipliers and a discussion on the design methodology is also presented.
机译:快速高效的乘数的设计是必要的,因为它在许多科学和工程领域的各种应用。鉴于VLSI技术,对于计算机硬件设计人员来说,很重要,以了解它们的选择,请选择高效的算法。与串行平行设计相比,高速蜂窝阵列乘数是逻辑和实惠的改进。作者介绍了关于这些乘法器算法的开发及其FPGA实现的详细讨论。突出显示设计过程中涉及的各种问题。还提出了各种蜂窝阵列乘数的成本性能比较和关于设计方法的讨论。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号