首页> 外文会议>Great Lakes symposium on VLSI >An algorithm-base fault tolerance (more than one error) using concurrent error detection for FFT processors
【24h】

An algorithm-base fault tolerance (more than one error) using concurrent error detection for FFT processors

机译:使用FFT处理器的并发错误检测算法基本容错(多于一个错误)

获取原文

摘要

An algorithm is proposed to maintain fault tolerance for a highly reliable FFT processor, even after the processor has been reconfigured (by detecting a single fault). It proves that the concurrent error detection (CED) scheme using: a redundant stage of decimation in frequency FFT (DIF-FFT) butterflies as a decoder can detect all the faults theoretically. This CED scheme and the modification of the standard DIF-FFT processor as a recirculated shuffle exchange will also alleviate the difficulty of reconfiguration and will provide the ability of some degradation in performance in the presence of more than one fault in the processor.
机译:提出了一种算法,以维持高度可靠的FFT处理器的容错,即使在重新配置(通过检测单个故障)之后也是如此。它证明了同时错误检测(CED)方案使用:作为解码器的频率FFT(DIF-FFT)蝴蝶的冗余阶段可以理解地检测所有故障。这种CED方案和标准差别处理器的修改作为再循环的洗牌交换也将减轻重新配置的难度,并且将在处理器中存在多于一个故障的情况下的性能下降的能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号