首页> 外文会议>Asian Test Symposium >A Design-for-Debug (DfD) for NoC-Based SoC Debugging via NoC
【24h】

A Design-for-Debug (DfD) for NoC-Based SoC Debugging via NoC

机译:通过NOC的基于NOC的SOC调试的设计 - 用于调试(DFD)

获取原文

摘要

This paper presents design-for-debug (DfD) methods for the reuse of network-on-chip (NoC) as a debug data path in an NoC-based system-on-chip (SoC). We propose on-chip core debug supporting logics which can support transaction-based debug. A debug interface unit is also presented to enable debug data transfer through an NoC between an external debugger and a core-under-debug (CUD). The proposed approach supports debug of designs with multiple clock domains. It also supports collection of trace signatures to facilitate debug of long pattern sequences. Experimental results show that single and multiple stepping through transactions are feasible with moderately low area overhead. We also present simulation result to verify proper operation of the debug components.
机译:本文介绍了用于重用网络上(NOC)作为基于NOC的片上(SOC)中的调试数据路径的调试(DFD)方法。我们提出了片上核心调试支持逻辑,可以支持基于事务的调试。还提出了一种调试接口单元,以使通过外部调试器和核心下调(CUD)之间的NOC来调试数据传输。所提出的方法支持使用多个时钟域的设计调试。它还支持集合跟踪签名,以便于调试长型序列。实验结果表明,通过交易单一和多次踩踏是可行的,具有中等低区域开销。我们还存在仿真结果以验证调试组件的正常操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号