首页> 外文会议>Asian Test Symposium >Zero Cost Test Point Insertion Technique to Reduce Test Set Size and Test Generation Time for Structured ASICs
【24h】

Zero Cost Test Point Insertion Technique to Reduce Test Set Size and Test Generation Time for Structured ASICs

机译:零成本测试点插入技术,减少结构尺寸和结构化ASIC的测试生成时间

获取原文

摘要

Since structured application specific integrated chip (ASIC) products require very short turn around time, long automatic test pattern generation (ATPG) run time is undesirable. Large structured ASICs often require a large number of test patterns to achieve the desired fault coverage. This paper presents the first test point insertion technique for structured ASICs that can reduce test set sizes and ATPG run time. Only unused flip-flops in the structured ASIC design are used to implement test points, so the proposed technique does not incur any hardware overhead. Since test points are inserted during a post-layout step, considering both timing and layout information, hence test points can be inserted without changing the existing layout or routing. Novel gain functions are defined that specifically quantify the reduction in test volume and test time to select the best signal lines for inserting test points. The gain function described in this paper is also applicable to regular cell based ASICs. The proposed test point insertion technique can be used in conjunction with any compression technique [19] to further reduce the test volume. Experimental results clearly demonstrate the effectiveness and scalability of the proposed technique. Using less than 1% of extra flip-flops and very little run time for test point insertion, we reduced test generation time by up 42.9% and test data volume by up to 25.9% while also achieving a near 100% fault efficiency for very large industrial (400K-5M signal lines) designs.
机译:由于结构化应用特定的集成芯片(ASIC)产品需要非常短的转弯,因此长自动测试模式生成(ATPG)运行时间是不希望的。大型结构化ASIC通常需要大量的测试模式来实现所需的故障覆盖范围。本文介绍了结构化ASIC的第一个测试点插入技术,可以减少测试集大小和ATPG运行时间。只有结构化ASIC设计中的未使用的触发器用于实现测试点,因此所提出的技术不会产生任何硬件开销。由于在后设后的步骤期间插入测试点,因此考虑到定时和布局信息,因此可以在不改变现有布局或路由的情况下插入测试点。定义了新颖的增益功能,具体量化测试量的减少和测试时间,以选择用于插入测试点的最佳信号线。本文描述的增益功能也适用于普通的基于单元的ASIC。所提出的测试点插入技术可以与任何压缩技术[19]结合使用,以进一步降低测试体积。实验结果清楚地证明了所提出的技术的有效性和可扩展性。使用额外的额外触发器的额外额外的额外触发器少,运行时间很少,我们将测试生成时间减少42.9%,并将数据量缩短高达25.9%,同时也实现了非常大的近100%的故障效率工业(400K-5M信号线)设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号