首页> 外文会议>Southeastern Symposium on System Theory >Architectural power management for high leakage technologies
【24h】

Architectural power management for high leakage technologies

机译:高泄漏技术的建筑电力管理

获取原文

摘要

We propose a power-performance trade off methodology for microprocessors. An instruction named slowdown for low power (SLOP) is introduced. Functionally, it resembles the conventional NOP but requires power-specific hardware implementation. Depending upon the power reduction requirement, adequate number of SLOP's are automatically inserted in the instruction stream by the power management hardware. While processing a SLOP, additional power control signals are generated for various units; the ALU is powered down, caches are put in drowsy mode, and register file and pipeline registers may be fully or partially clock-gated. Simulation of a five-stage pipelined 32-bit MIPS processor shows that the SLOP method, termed instruction slowdown (ISD), becomes more effective than a conventional clock slowdown (CSD) when leakage is high. For 32nm CMOS technology, ISD can save more than 70% power compared to about 40% by CSD. The paper shows that power reduction through a judicious choice of slowdown factor and the method adopted, clock slowdown for low leakage and instruction slowdown for high leakage, can enhance the battery lifetime as well.
机译:我们提出了一种用于微处理器的电力性能贸易问题。介绍了一个名为低功耗(SLOP)的指令。在功能上,它类似于传统的NOP,但需要特定于功率的硬件实现。根据功率降低要求,通过电源管理硬件将充分数量的斜坡自动插入指令流中。在处理斜坡时,为各种单元产生额外的功率控制信号; ALU断电,缓存陷入困境模式,寄存器文件和流水线寄存器可以完全或部分时钟门控。五阶段流水线32位MIPS处理器的仿真表明,当泄漏高时,SLOP方法称为指令减速(ISD),比传统的时钟减速(CSD)变得更有效。对于32nm CMOS技术,ISD可以节省超过70%的功率,而CSD约为40%。本文表明,通过明智地选择放缓系数和采用的方法的功率降低,对于高泄漏的低泄漏和指令放缓时钟减速,也可以增强电池寿命。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号