首页> 外文会议>43rd IEEE Southeastern Symposium on System Theory >Architectural power management for high leakage technologies
【24h】

Architectural power management for high leakage technologies

机译:高泄漏技术的建筑电源管理

获取原文

摘要

We propose a power-performance trade off methodology for microprocessors. An instruction named slowdown for low power (SLOP) is introduced. Functionally, it resembles the conventional NOP but requires power-specific hardware implementation. Depending upon the power reduction requirement, adequate number of SLOP's are automatically inserted in the instruction stream by the power management hardware. While processing a SLOP, additional power control signals are generated for various units; the ALU is powered down, caches are put in drowsy mode, and register file and pipeline registers may be fully or partially clock-gated. Simulation of a five-stage pipelined 32-bit MIPS processor shows that the SLOP method, termed instruction slowdown (ISD), becomes more effective than a conventional clock slowdown (CSD) when leakage is high. For 32nm CMOS technology, ISD can save more than 70% power compared to about 40% by CSD. The paper shows that power reduction through a judicious choice of slowdown factor and the method adopted, clock slowdown for low leakage and instruction slowdown for high leakage, can enhance the battery lifetime as well.
机译:我们提出了一种用于微处理器的功率-性能折衷方法。引入了一条名为“低功耗减速(SLOP)”的指令。从功能上讲,它类似于常规的NOP,但需要特定于电源的硬件实现。根据功耗降低的要求,电源管理硬件会在指令流中自动插入足够数量的SLOP。在处理SLOP时,会为各种单元生成附加的功率控制信号。 ALU掉电,高速缓存处于困倦模式,寄存器文件和管道寄存器可能全部或部分时钟门控。对五级流水线32位MIPS处理器的仿真显示,在泄漏率很高时,称为指令减慢(ISD)的SLOP方法比常规时钟减慢(CSD)更加有效。对于32nm CMOS技术,ISD可以节省70%以上的功率,而CSD可以节省大约40%的功率。本文表明,通过明智地选择减速因子和所采用的方法(时钟泄漏降低低泄漏而指令降低降低高泄漏)来降低功耗,也可以延长电池寿命。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号