首页> 外文会议>IEEE International Conference on Micro Electro Mechanical Systems >Design and Demonstration of Micro-Electromechanical Resonator-Based Multipliers
【24h】

Design and Demonstration of Micro-Electromechanical Resonator-Based Multipliers

机译:基于微机电谐振器的乘法器的设计与演示

获取原文

摘要

In this work, a novel design strategy and experimental results of a micro-electro-mechanical system (MEMS) resonator-based 7:3 compressor, the core building block of digital multipliers, are presented. The compressor consists of three identical clamped-clamped beam resonators and an auxiliary complementary-metal-oxide-semi-conductor (CMOS) summing amplifier. The compressor is designed such that the seven input bits tune the resonance frequencies of the resonators using the electrostatic softening effect. Each resonator is driven by four different frequencies to generate one of the output bits. Experimental results are obtained to verify the compressor operation. The overall design complexity and interconnect overhead of the proposed compressor, even considering the amplifier, is significantly reduced compared to the CMOS-only compressors which require more than 100 transistors on average. The energy consumption of the resonators used in the design is around 59.01 pJ/Op with a sampling rate of 80 S/s. We show that by scaling and optimizing the device dimension, lower energy, and kS/s sampling rate are attainable.
机译:在这项工作中,提出了一种新颖的设计策略和微机电系统(MEMS)谐振器的7:3压缩机,数字乘法器的核心构建块的设计策略和实验结果。压缩机由三个相同的夹紧夹紧束谐振器和辅助互补金属氧化物 - 半导体(CMOS)求和放大器组成。压缩机设计成使得七个输入比特使用静电软化效果调谐谐振器的谐振频率。每个谐振器由四个不同的频率驱动以生成一个输出比特。获得实验结果以验证压缩机操作。与仅需要超过100个晶体管的CMOS的压缩机相比,甚至考虑放大器,甚至考虑放大器的整体设计复杂性和互连的压缩机的开销显着减少。设计中使用的谐振器的能量消耗约为59.01PJ / OP,采样率为80 s / s。我们表明,通过缩放和优化设备尺寸,较低的能量和KS / S采样率可获得。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号