首页> 外文会议>IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering >Development of an IP-cores Libraries as Part of the Design Flow of Integrated Circuits on FPGA
【24h】

Development of an IP-cores Libraries as Part of the Design Flow of Integrated Circuits on FPGA

机译:开发IP-Cores库作为FPGA上集成电路设计流程的一部分

获取原文

摘要

IP-core is a block with a complex function that can be re-used in integrated circuits design. There are two types of FPGA IP-cores: hard IP-core and soft IP-core. Hard IP-cores have an exact location and pre-routed interconnects while soft IP-cores can be synthesized from logic elements and should be placed and routed. To use IP-cores in automated design flow of integrated circuits on FPGA it is necessary to develop IP-cores libraries that allow identifying blocks on every stage of flow.This article shows IP-core libraries types and forms used as a part of design flow developed by IPPM RAS for Russian FPGA. It describes challenges of libraries for logical synthesis development and automatic mapping on an existing basis. The paper presents libraries needed by CAD on every stage of physical design for clustering, placement and routing. Also, it considers soft and hard IP-cores libraries distinct features and methods of their formation taking into account the FPGA architecture.
机译:IP-Core是一个具有复杂功能的块,可以在集成电路设计中重新使用。有两种类型的FPGA IP-Cores:硬IP核和软IP核心。硬IP-Cores具有精确的位置和预路由互连,而软件IP-Cores可以从逻辑元素合成,并应放置和路由。在FPGA上使用IP-Cores在FPGA上的集成电路中的自动化设计流程,有必要开发IP-Cores库,允许在每个阶段识别块。这篇文章显示IP核心库类型和表单用作设计流程的一部分。由IPPM RA开发的俄罗斯FPGA。它描述了图书馆对现有逻辑综合开发和自动绘图的挑战。本文介绍了CAD在群集,放置和路由的每个物理设计阶段所需的库。此外,考虑到FPGA架构,它考虑了它们的形成的软和硬IP-Cores库的不同特征和方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号