® SIMULINK Modelling, Analysis and Optimization of a 4th Order Delta-Sigma ADC and its Non-Idealities for Audio Codec Applications Achieving Dynamic Range Above 100dB
首页> 外文会议>International Symposium on Devices, Circuits and Systems >Modelling, Analysis and Optimization of a 4th Order Delta-Sigma ADC and its Non-Idealities for Audio Codec Applications Achieving Dynamic Range Above 100dB
【24h】

Modelling, Analysis and Optimization of a 4th Order Delta-Sigma ADC and its Non-Idealities for Audio Codec Applications Achieving Dynamic Range Above 100dB

机译:第四阶Delta-Sigma ADC的建模,分析和优化及其非理想中的音频编解码器应用,实现动态范围高于100dB

获取原文

摘要

In this work, The presented MATLAB® SIMULINK® model of the 4th order single bit Δ∑ Modulator and Decimator Filter for the Audio Codec applications. The Delta-Sigma ADC is developed along with the various Non-idealities and noise models associated with the Δ∑ Modulator. This type of modulators is designed for Audio Codec applications that require high accuracy at the frequency of input needed. Here the targeted SNR is minimum of 100 dB at an output data rate of 48KS/s. The presented Simulink® model is a 4th order 1-bit CIFF Modulator structure. The various Non-Idealities like the practical GBW, switch noise, clock jitter, finite DC gain can affect the performance of ideal Δ∑ Modulators; hence in this work, the non-idealities have been added for all stages and optimized them for achieving the 10dB Dynamic Range with practical conditions.
机译:在这项工作中,所提出的MATLAB® SIMULINK® 的4型号 th 阶单位ΔΣ调制器和抽取滤波器过滤器的音频编解码器的应用程序。 Δ-ΣADC是与ΔΣ调制器相关联的各种非理想和噪声模型开发一起。这种类型的调制器被设计用于需要在所需的输入的频率高精度音频编解码器的应用程序。这里的目标SNR是至少100分贝48KS的输出数据速率/秒。所提出的Simulink® 模型是一个4 th 订购1位调制器CIFF结构。各种非理想像实际GBW,开关噪声,时钟抖动,有限的直流增益可以影响理想ΔΣ调制器的性能;因此,在这项工作中,非理想已经添加了所有阶段和优化他们与实际情况实现10dB的动态范围。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号