首页> 外文会议>International Multi-Conference on Systems, Signals and Devices >An Enhanced Variable Phase Accumulator with Minimal Hardware Complexity Dedicated to ADPLL Applications
【24h】

An Enhanced Variable Phase Accumulator with Minimal Hardware Complexity Dedicated to ADPLL Applications

机译:增强的可变阶段累加器,具有专用于ADPLL应用的硬件复杂性最小

获取原文

摘要

This paper presents a high-speed topology for phase counter in an All-digital phase-locked loop (ADPLL) architectures. The structure, called Variable Phase Accumulator (VP AC) is a digital block running at the highest frequency in the ADPLL. The high operating speed feature of the architecture is obtained by exploiting the count output in the reference frequency domain while the circuit needs to handle the radio frequency (RF) signal from the oscillator output. The enhanced topology decreases the timing critical path and minimizes the hardware logic in the highest frequency domain to a shift register encoding only four states. Indeed, a simple logic gate is used to slow the count process. The proposed circuit is demonstrated in 90-nm CMOS process., which allows having a power save of about 20 times the power of a conventional counter without penalty in silicon area or frequency running.
机译:本文介绍了全数字锁相环(ADPLL)架构中的相位计数器的高速拓扑。该结构称为可变阶段累加器(VP AC)是以ADPLL中最高频率运行的数字块。通过利用参考频域中的计数输出而获得架构的高操作速度特征,而电路需要从振荡器输出处理射频(RF)信号。增强型拓扑降低了时序临界路径,并将最高频域中的硬件逻辑最小化到仅编码四个状态的移位寄存器。实际上,一个简单的逻辑门用于慢慢计数过程。所提出的电路以90-nm CMOS工艺证明。这允许在硅面积或频率运行中具有传统计数器的功率的功率节省约20倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号