首页> 外文会议>Electronics, Circuits and Systems, 2008 15th IEEE International Conference on >Implementation of large-integer hardware multiplier in Xilinx FPGA
【24h】

Implementation of large-integer hardware multiplier in Xilinx FPGA

机译:Xilinx FPGA中大整数硬件乘法器的实现

获取原文

摘要

Implementation of wide multipliers for high performance is usually performed by the vendor synthesis/place and route software tool. This paper presents a partition algorithm for large integer multipliers with speed as optimization criteria. The generated solution uses built-in high-speed arithmetic blocks available in the current generation of Xilinx FPGA chip. The proposed technique has shown reduction in delay of more than 30% when compared to both Xilinx Coregen and Xilinx Synthesis Tools generated models.
机译:宽乘法器的高性能实现通常由供应商综合/布局和布线软件工具执行。本文提出了一种以速度为优化标准的大整数乘法器分区算法。生成的解决方案使用当前Xilinx FPGA芯片中可用的内置高速算术模块。与Xilinx Coregen和Xilinx综合工具生成的模型相比,所提出的技术已显示出30%以上的延迟减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号