首页> 外文会议>Electronics, Circuits and Systems, 2008 15th IEEE International Conference on >Linear programming based design of reconfigurable network on chip on eFPGA
【24h】

Linear programming based design of reconfigurable network on chip on eFPGA

机译:基于线性编程的eFPGA上可重构网络芯片设计

获取原文

摘要

Multiprocessors system on chip are expected to be used for multiple applications which might exhibit distinct communication patterns. Finding a common efficient network on chip for these multiple applications might be simply impossible due to the diverging requirements. Reconfigurable network on chip is a potential solution in which the network is reconfigured before application execution in order to match the application specific requirements. Implementation of this reconfigurability might be done using eFPGA. In this paper we propose a methodology to specify the area dimension of reconfigurable eFPGA for NoC (Network on Chip). Various objective functions are used to drive out study. Experimental results show the effectiveness of our approach.
机译:片上多处理器系统有望用于可能表现出截然不同的通信模式的多种应用。由于需求各不相同,为这些多种应用寻找通用的芯片上高效网络可能根本是不可能的。可重配置的片上网络是一种潜在的解决方案,其中在应用程序执行之前对网络进行重新配置,以符合特定于应用程序的要求。可以使用eFPGA来实现此可重新配置性。在本文中,我们提出了一种方法,用于为NoC(片上网络)指定可重新配置的eFPGA的区域尺寸。使用各种目标函数来推动学习。实验结果表明了该方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号