首页> 外文会议>Design Automation, 1995. DAC '95. 32nd Conference on >Buffer Insertion and Sizing Under Process Variations for Low Power Clock Distribution
【24h】

Buffer Insertion and Sizing Under Process Variations for Low Power Clock Distribution

机译:在低功耗时钟分配的过程变化下的缓冲区插入和大小调整

获取原文

摘要

Power dissipated in clock distribution is a major source of total system power dissipation. Instead of increasing wire widths or lengths to reduce skew which results in increased power dissipation, we use a balanced buffer insertion scheme to partition a large clock tree into a number of small subtrees. Because asymmetric loads and wire width variations in small subtrees induce very small skew, minimal wire widths are used. This results in minimal wiring capacitance and dynamic power dissipation. Then the buffer sizing problem is formulated as a constrained optimization problem: minimize power subject to tolerable skew constraints. To minimize skew caused by device parameter variations from die to die, PMOS and NMOS devices in buffers are separately sized. Substantial power reduction is achieved while skews are kept at satisfiable values under all process conditions.
机译:时钟分配中的功耗是系统总功耗的主要来源。与其增加线宽或长度以减少偏斜(这会导致功耗增加),不如使用平衡缓冲区插入方案将一个大时钟树划分为多个小子树。由于小子树中的不对称载荷和线宽变化会引起非常小的偏斜,因此使用了最小的线宽。这导致最小的接线电容和动态功耗。然后将缓冲区大小问题公式化为约束优化问题:在可容忍的偏斜约束下将功耗最小化。为了最大程度地减少由于器件参数之间的差异而导致的偏斜,缓冲区中的PMOS和NMOS器件的大小要分别调整。在所有过程条件下,将偏斜度保持在可满足的值的同时,可以显着降低功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号